Arnewsh Inc.

P3041/P2041/P2040 QorIQTM Multicore Communication Processors Class

Dates Offered:
No open class is scheduled at this time

PLEASE CONTACT ARNEWSH INC. FOR ONSITE TRAINING


Description: This is a 5-day class covering hardware and software aspects of the QoreIQ P3041, P2041, and P2040 Multicore Communication Processors. A customized, shorter version can be arranged for on-site training.

Students will learn to design and write programs for various chip sub-modules. This includes the embedded Power Architecture Cores (e500mc with MMU and Caches), Buffer Manger, Queue Manager, PAMU, Frame Manager (icluding Parser, KeyGen, Coarse Classifier, Policer, and the MAC units), PCI Express, Serial RapidIO, RapidIO Message Manager (RMan), DMA controllers, Enhanced Local bus, DDRIII/IIIL Controller, Reset and configuration and Interrupt Controller.

Objectives:
  • Learn the architecture of e500mc core
  • Configure MMU and set up caches (L1, L2, and L3)
  • Learn the exception processing in e500mc
  • Configure the interrupt controller
  • Reset and hardware configuration of the P3041/P2041/P2040
  • Configure Peripheral Access Management Unit (PAMU)
  • Configure and use Buffer Manager (BMan)
  • Configure and use Queue Manager (QMan)
  • Configure and use Frame Manager (FMan), Parser, KeyGen, Coarse Classifier, and Policer
  • Configure and use the MAC units (dTSEC and 10GEC)
  • Configure and use DMA Controllers
  • Configure and use PCI Express
  • Configure and use Serial RapidIO
  • Configure and use RapidIO Message Manager
  • Configure Enhanced Local bus memory controller
  • Configure the DDRIII/IIIL controller
Prerequisites: To benefit most from the course, familiarity with the Power Architecture is recommended. On-site classes can be customized to exclude topics which are not of interest.

back toTechnicalTraining